blob: e83883783de7b3d2039d4d0bb1d4e2469cbf0bc6 [file] [log] [blame]
Carmelo Casconef1d0a422017-09-07 17:21:46 +02001+---------------------------------------------------------------------+
2| Log file: mau.gw.log |
3| Compiler version: 5.1.0 (fca32d1) |
Carmelo Cascone0ce8f5d2017-09-13 03:50:36 +02004| Created on: Wed Sep 13 01:40:42 2017 |
Carmelo Casconef1d0a422017-09-07 17:21:46 +02005+---------------------------------------------------------------------+
6
Brian O'Connora6862e02017-09-08 01:17:39 -07007cond _condition_0: not valid packet_out_hdr
Carmelo Casconef1d0a422017-09-07 17:21:46 +02008 not valid packet_out_hdr
9 ! not not valid packet_out_hdr
Brian O'Connora6862e02017-09-08 01:17:39 -070010cond _condition_0 can be gateway (1+0)x1
11cond !_condition_0 can be gateway (1+0)x1
12_condition_0 is gateway for table0
Carmelo Cascone6230a612017-09-13 03:25:41 +020013cond _condition_2: ig_intr_md_for_tm.ucast_egress_port < 512
14 ig_intr_md_for_tm.ucast_egress_port < 512
15 ! ig_intr_md_for_tm.ucast_egress_port >= 512
Carmelo Casconef1d0a422017-09-07 17:21:46 +020016cond _condition_2 can be gateway (9+0)x1
17cond !_condition_2 can be gateway (9+0)x1
18_condition_2 is gateway for ingress_port_count_table
Carmelo Cascone0ce8f5d2017-09-13 03:50:36 +020019fields = OrderedSet([<p4_hlir.hlir.p4_headers.p4_field object at 0x7f9405353c50>]) and and xor_fields is OrderedSet()
Carmelo Casconef1d0a422017-09-07 17:21:46 +020020fields = OrderedSet() and and xor_fields is OrderedSet()
Brian O'Connora6862e02017-09-08 01:17:39 -070021cond _condition_0: not valid packet_out_hdr
Carmelo Casconef1d0a422017-09-07 17:21:46 +020022 not valid packet_out_hdr
23 ! not not valid packet_out_hdr
Brian O'Connora6862e02017-09-08 01:17:39 -070024cond _condition_0 can be gateway (1+0)x1
25cond !_condition_0 can be gateway (1+0)x1
26_condition_0 is gateway for table0
Carmelo Cascone6230a612017-09-13 03:25:41 +020027cond _condition_2: ig_intr_md_for_tm.ucast_egress_port < 512
28 ig_intr_md_for_tm.ucast_egress_port < 512
29 ! ig_intr_md_for_tm.ucast_egress_port >= 512
Carmelo Casconef1d0a422017-09-07 17:21:46 +020030cond _condition_2 can be gateway (9+0)x1
31cond !_condition_2 can be gateway (9+0)x1
32_condition_2 is gateway for ingress_port_count_table
Carmelo Cascone0ce8f5d2017-09-13 03:50:36 +020033fields = OrderedSet([<p4_hlir.hlir.p4_headers.p4_field object at 0x7f9405353c50>]) and and xor_fields is OrderedSet()
Carmelo Casconef1d0a422017-09-07 17:21:46 +020034fields = OrderedSet() and and xor_fields is OrderedSet()
Brian O'Connora6862e02017-09-08 01:17:39 -070035cond _condition_0: not valid packet_out_hdr
Carmelo Casconef1d0a422017-09-07 17:21:46 +020036 not valid packet_out_hdr
37 ! not not valid packet_out_hdr
Brian O'Connora6862e02017-09-08 01:17:39 -070038cond _condition_0 can be gateway (1+0)x1
39cond !_condition_0 can be gateway (1+0)x1
40_condition_0 is gateway for table0
Carmelo Cascone6230a612017-09-13 03:25:41 +020041cond _condition_2: ig_intr_md_for_tm.ucast_egress_port < 512
42 ig_intr_md_for_tm.ucast_egress_port < 512
43 ! ig_intr_md_for_tm.ucast_egress_port >= 512
Carmelo Casconef1d0a422017-09-07 17:21:46 +020044cond _condition_2 can be gateway (9+0)x1
45cond !_condition_2 can be gateway (9+0)x1
46_condition_2 is gateway for ingress_port_count_table
Carmelo Cascone0ce8f5d2017-09-13 03:50:36 +020047fields = OrderedSet([<p4_hlir.hlir.p4_headers.p4_field object at 0x7f9405353c50>]) and and xor_fields is OrderedSet()
Carmelo Casconef1d0a422017-09-07 17:21:46 +020048fields = OrderedSet() and and xor_fields is OrderedSet()
49cond _always_true: True == True
50 True
51 ! False
Brian O'Connora6862e02017-09-08 01:17:39 -070052cond _always_true: True == True
53 True
54 ! False
Carmelo Casconef1d0a422017-09-07 17:21:46 +020055--> Stage Gateway Table for condition _condition_0 in stage 0
Brian O'Connora6862e02017-09-08 01:17:39 -070056T -> table0(0), F -> process_packet_out_table(1)
Carmelo Casconef1d0a422017-09-07 17:21:46 +020057building tcam for GatewayTest('not valid packet_out_hdr')
58 adding line (match=0 mask=100000000 T)
59tcam data: [(match=0 mask=100000000 T)]
60final.tcam: [(match=0 mask=100000000 T)], miss=False
Brian O'Connora6862e02017-09-08 01:17:39 -070061--> Stage Gateway Table for condition process_packet_out_table_always_true_condition in stage 0
62T -> process_packet_out_table(1), F -> process_packet_out_table(1)
63building tcam for GatewayTest('True')
64 adding line (match=0 mask=0 T)
65tcam data: [(match=0 mask=0 T)]
66final.tcam: [(match=0 mask=0 T)], miss=False
67--> Stage Gateway Table for condition _condition_2 in stage 2
68T -> ingress_port_count_table(32), F -> None(255)
Carmelo Cascone6230a612017-09-13 03:25:41 +020069building tcam for GatewayTest('ig_intr_md_for_tm.ucast_egress_port < 512')
70 adding line (range=[ffff ffff 0] match=0 mask=0 T)
71 adding line (range=[ffff 0 ffff] match=0 mask=0 T)
72 adding line (range=[3 ffff ffff] match=0 mask=0 T)
73tcam data: [(range=[ffff ffff 0] match=0 mask=0 T), (range=[ffff 0 ffff] match=0 mask=0 T), (range=[3 ffff ffff] match=0 mask=0 T)]
74final.tcam: [(range=[ffff ffff 0] match=0 mask=0 T), (range=[ffff 0 ffff] match=0 mask=0 T), (range=[3 ffff ffff] match=0 mask=0 T)], miss=False
Brian O'Connora6862e02017-09-08 01:17:39 -070075--> Stage Gateway Table for condition egress_port_count_table_always_true_condition in stage 2
76T -> egress_port_count_table(33), F -> egress_port_count_table(33)
Carmelo Casconef1d0a422017-09-07 17:21:46 +020077building tcam for GatewayTest('True')
78 adding line (match=0 mask=0 T)
79tcam data: [(match=0 mask=0 T)]
80final.tcam: [(match=0 mask=0 T)], miss=False